## Group-4Week-1 Day-5 Task-1

Devid Kumar Deka, Disha Shakyawal, Chandan Kumar, Badal Singh, Chhavi Nath, B N Mallikarjuna, Balusu Devashish

## 4x1 MUX VHDL Code and Timing analysis

Design code:

```
library IEEE;
use IEEE.std logic 1164.all;
entity MUX41 is
port(
in0 : in std_logic ;
in1 : in std_logic ;
in2 : in std_logic ;
in3 : in std_logic ;
sg0 : in std_logic ;
sg1 : in std_logic ;
y : out std_logic
);
end MUX41;
architecture MUX of MUX41 is
signal x1,x2,x3,x4 : std_logic ;
begin
x1 <= (not sg0)and(not sg1)and(in0);</pre>
x2 <= (not sg0)and sg1 and in1;</pre>
x3 <= sg0 and(not sg1) and in2;
x4 <= sg0 and sg1 and in3;
y \le x1 and x2 and x3 and x4;
end MUX ;
```

```
TestBench code:
```

```
library IEEE;
use IEEE.std_logic_1164.all;
entity MUX41 tb is
end MUX41_tb;
architecture tb_arch of MUX41_tb is
  -- Component declaration for MUX41
  component MUX41
    port(
      in0 : in std_logic;
      in1 : in std_logic;
      in2 : in std_logic;
      in3 : in std_logic;
      sg0 : in std_logic;
      sg1 : in std_logic;
     y : out std_logic
    );
 end component;
  -- Signals for testbench
  signal in0_tb, in1_tb, in2_tb, in3_tb, sg0_tb, sg1_tb : std_logic;
  signal y_tb : std_logic;
begin
  -- Instantiate the MUX41 component
 UUT : MUX41
    port map(
      in0 => in0_tb,
     in1 => in1_tb,
      in2 => in2_tb,
      in3 => in3_tb,
      sg0 => sg0_tb,
      sg1 => sg1_tb,
      y \Rightarrow y_t
    );
  -- Stimulus process
  stimulus : process
  begin
    -- Test case 1: sg0 = '0', sg1 = '0'
    in0_tb <= '0';
```

```
in1_tb <= '1';
     in2_tb <= '0';
     in3_tb <= '1';
     sg0_tb <= '0';
     sg1_tb <= '0';
    wait for 10 ns;
     -- Test case 2: sg0 = '0', sg1 = '1'
     in0_tb <= '1';
     in1_tb <= '0';
     in2_tb <= '1';
     in3_tb <= '0';
     sg0_tb <= '0';
     sg1_tb <= '1';
    wait for 10 ns;
     -- Test case 3: sg0 = '1', sg1 = '0'
     in0_tb <= '1';
     in1_tb <= '1';
     in2_tb <= '0';
     in3_tb <= '0';
     sg0_tb <= '1';
     sg1_tb <= '0';
    wait for 10 ns;
     -- Test case 4: sg0 = '1', sg1 = '1'
     in0_tb <= '0';
     in1_tb <= '0';
     in2_tb <= '0';
     in3_tb <= '1';
     sg0_tb <= '1';
     sg1_tb <= '1';
    wait for 10 ns;
    -- End of testbench
    wait;
  end process stimulus;
end tb_arch;
Timing analysis
```

